

# **Product Specification**

# **PE4280**

75 Ω SPDT CATV UltraCMOS" Switch 5 MHz - 2.2 GHz

#### **Features**

- 75 Ω characteristic in per
- Integrated 75 2 terminations
- CTB performance of 85 dBc
- High is oration of dB at 1 GHz
- Low insertion loss: typically 0.5 dB at z, 1.1 dB at 1 GHz
- input IR3: 50 dBm
- two-pin control
- 3 V supply operation
- urrent consumption: 8 μΑ
- que all off terminated mode
  - x 4 x 0.85 mm QFN package

## **Product Description**

The PE4280 is an UltraCMOS™ Switch designed for CATV applications, covering a broad frequency range from 5 MHz up to 2.2 GHz. This single-supply SPDT switch integrates a two-pin CMOS control interface. It also provides low insertion loss with extremely low bias requirements while operating on a single 3 V supply. In a typical CATV application, the PE4280 provides for a cost effective and manufacturable solution when compared to mechanical relays.

The PE4280 is manufactured on Peregrine's UltraCMOS™ process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of conventional CMOS.

Figure 1. Functional Diagram



Figure 2. Package Type

20-lead 4 x 4 x 0.85 mm QFN



Table 1. Electrical Spee

| Parameter                          | Condition                                                                         | Minimum              | Typical                  | Maximum                   | Units     |
|------------------------------------|-----------------------------------------------------------------------------------|----------------------|--------------------------|---------------------------|-----------|
| Operating Frequency                |                                                                                   | 5                    |                          | 2200                      | MHz       |
| Insertion Los                      | 5                                                                                 |                      | 0.5<br>0.8<br>0.9<br>1.1 | 0.6<br>0.95<br>1.1<br>1.3 | dB        |
| Solation                           | 5 MHz - 250 MHz<br>250 MHz - 750 MHz<br>750 MHz - 1000 MHz<br>1000 MHz - 2200 MHz | 67<br>60<br>57<br>44 | 72<br>65<br>60<br>47     |                           | dB        |
| Input IP2 <sup>1</sup>             | 5 MHz - 1000 MHz                                                                  |                      | 75                       |                           | dBm       |
| Input IP3 <sup>1</sup>             | 5 MHz - 1000 MHz                                                                  | 50                   | 50                       |                           | dBm       |
| Input 1dB Compression <sup>1</sup> | 1000 MHz                                                                          | 29                   | 26                       |                           | dBm       |
| СТВ/CSO                            | 77 and 110 Channels;<br>Power Out = 44 dBm V                                      |                      | -85                      |                           | dBc       |
| Switching Time                     | 50% CTRL to 10/90% RF                                                             |                      | 2                        |                           | μs        |
| Video Feedthrough <sup>2</sup>     | 5 MHz - 1000 MHz                                                                  |                      |                          | 15                        | $mV_{pp}$ |

Notes: 1. Measured in a 50  $\Omega$  system.

2. Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth



Figure 3. Pin Configuration (Top View)



**Table 2. Pin Descriptions** 

| No.                   | Name                 | Description            |
|-----------------------|----------------------|------------------------|
| 1                     | GND                  | Ground                 |
| 2                     | GND                  | Ground                 |
| 3 <sup>1</sup>        | RF1                  | RF I/O                 |
| 44                    | GND                  | Ground                 |
| 5                     | GND                  | Ground                 |
| 6                     | GND                  | Ground                 |
| <b>7</b> <sup>4</sup> | GND                  | Grount                 |
| 8 <sup>1</sup>        | RFC                  | Cymnon                 |
| 9 <sup>4</sup>        | GND                  | dispund                |
| 10                    | GND                  | round                  |
| 11                    | GND                  | Ground                 |
| 12 <sup>4</sup>       | GND                  | Sul,                   |
| 13 <sup>1</sup>       | RF2                  | 1/0                    |
| 14                    | GND                  | Ground                 |
| 15                    | CND                  | Ground                 |
| 16 <sup>2</sup>       | C2                   | Control 2              |
| 17 <sup>2</sup>       | C1                   | Control 1              |
| 18 <sup>3</sup>       | V <sub>ss</sub> /GND | Negative Supply Option |
| 15                    | GND                  | Ground                 |
|                       | $V_{DD}$             | Supply                 |
| Paddle                | GND                  | Exposed Ground Paddle  |

Notes: 1. RF pins 3, 8, and 13 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met.

- 2. Pins 16 and 17 are the CMOS controls that set the three operating states.
- 3. Connect pin 18 to GND to enable the on-chip negative voltage generator. Connect pin 18 to  $V_{SS}$  (-3 V) to bypass and disable internal -3 V supply generator. Also, see paragraph "Switching Frequency."
- 4. Customer can add external resistance to ground to change or modify termination resistance.

**Table 3. Absolute Maximum Ratings** 

| Symbol           | Parameter/Condition               | Min | Wax                   | Unit |
|------------------|-----------------------------------|-----|-----------------------|------|
| $V_{DD}$         | Power supply voltage              | Ġ   | 4.0                   | ٧    |
| Vı               | Voltage on any DC input           | Ġ   | V <sub>DD</sub> + 0.3 | V    |
| P <sub>RF</sub>  | RF CW power                       |     | 24                    | dBm  |
| T <sub>ST</sub>  | Storage temperatule               | -65 | 150                   | ° C  |
| T <sub>OP</sub>  | Operating tempera ure             | -40 | 85                    | ° C  |
| V <sub>ESD</sub> | ESD voltage<br>(Humon Bady Model) |     | 1000                  | V    |

Exceeding absolute maxinum ratings may cause permanent Jamage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

Table 4 Operating Ranges @ 25 °C

| Parameter                                                       | Min                 | Тур | Max                 | Unit |
|-----------------------------------------------------------------|---------------------|-----|---------------------|------|
| V <sub>DD</sub> Power Supply                                    | 2.7                 | 3.0 | 3.3                 | V    |
| I <sub>DD</sub> Power Supply Current<br>(V <sub>DD</sub> = 3 V) |                     | 8   | 20                  | μА   |
| Control Voltage High                                            | 70% V <sub>DD</sub> |     |                     | V    |
| Control Voltage Low                                             |                     |     | 30% V <sub>DD</sub> | V    |

# **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the

#### **Moisture Sensitivity Level**

The Moisture Sensitivity Level rating for the PE4280 in the 20-lead  $4 \times 4 \times 0.85$  mm QFN package is MSL1.



### **Latch-Up Avoidance**

## **Switching Frequency**

**Table 5. RF Path Truth Table** 

| Latch-Up                                          | Avoidance                                      |                                                                                                                           |                                               |                                      | C    |
|---------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|------|
|                                                   | nventional C<br>mmune to la                    | MOS devices, Ultratch-up.                                                                                                 | aCMOS™ de-                                    |                                      | .CMS |
| Switching                                         | Frequency                                      |                                                                                                                           |                                               |                                      | S    |
| when the<br>(pin 18 = 0<br>switched<br>external - | internal neg<br>GND). The ra<br>is only limite | kimum 25 kHz swit<br>gative voltage gene<br>ate at which the PE<br>ed to the switching<br>s provided at pin 15<br>h Table | erator is used<br>E4280 can be<br>stime if an | AEN D                                | 50   |
| C1                                                | C2                                             | RFC – RF1                                                                                                                 | RFC – RF2                                     |                                      |      |
| Low                                               | Low                                            | OFF                                                                                                                       | OFF                                           | (), \(\sigma\)                       |      |
|                                                   |                                                |                                                                                                                           |                                               |                                      |      |
| Low                                               | High                                           | OFF                                                                                                                       | ON                                            |                                      |      |
| Low                                               | High<br>Low                                    |                                                                                                                           | ON<br>OFF                                     | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |      |
|                                                   |                                                | ON                                                                                                                        |                                               | KAY V                                |      |
| High<br>High                                      | Low<br>High                                    | ON                                                                                                                        | OFF                                           |                                      |      |
| High<br>High                                      | Low<br>High                                    | ON<br>N/A <sup>1</sup>                                                                                                    | OFF                                           |                                      |      |

**Table 6. Termination Truth Table** 

| C1   | C2   | RFC – 75 Ω     | RF1 = 73 Ω | RF2 – 7.1Ω       |
|------|------|----------------|------------|------------------|
| Low  | Low  | X <sup>2</sup> | <b>y</b> 2 | X <sup>2</sup>   |
| Low  | High | 10             | $\chi^2$   |                  |
| High | Low  |                | ` . \      | X <sup>2</sup>   |
| High | High | N/A            | n/A        | N/A <sup>1</sup> |

Notes: 1. The operation of characterized in the C1 = V<sub>DD</sub>



#### **Evaluation Kit**

The SPDT Switch Evaluation Kit board was designed to ease customer evaluation of the PE4280 SPDT switch. The RFC port is connected through a 75  $\Omega$  transmission line to J2. Port 1 and Port 2 are connected through 75  $\Omega$  transmission lines to J1 and J3. A through transmission line connects F connectors J4 and J5. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

The board is constructed of a four metal layer FR4 material with a total thickness of 0.062". The transmission lines were designed using a coplanar waveguide with ground plane (28 mil core, 21 mil width, 30 mil gap).

J6 provides a means for controlling DC and digital inputs to the device. The provided jumpers short the package pin to ground for logic low. When the jumper is removed, the pin is pulled up to  $V_{DD}$  for logic high.

When the jumper is in place, 3  $\mu$ A of current wild low through the 1 M $\Omega$  pull up resistor. This ext a current should not be attributed to the requirements of the device.

Proper PCB design is essential for unisolation performance. This eval board temonistrates good trace and ground management for minimum coupling and rediction.

Peregrine Specification 101/0148

e er

**Figure 5. Evaluation Board Schematic** 



-0.2

-0.4

-0.6

-0.8

-1.2

-1.4

-1.6

-1.8 L 0

Insertion Loss (dB)





Figure 6. Insertion Loss (RFC to RF1 or RF2)

85C

Figure 7. Input to Output Isolation (@losed)

RFC - RF1 (RF2 CLC - RF2 (RF1 CL (SF-2))

-40

-50

-60

-80

Figure 8. Input to Output Isolation (or en)

1000

1500

Frequency (MHz)

500



Figure 9. Isolation - RF1 To RF2

500

1000

1500

Frequency (MHz)

2000

2500

3000





Typical Performance Data @ +25° C (Unless otherwise noted)

(75  $\Omega$  impedance except as indicated)

Figure 10. RFC Return Loss

 RFC Terminated RFC - RF1 CLOSED 0 -5 -10 Return Loss (dB) -15 -20 -25 \$50 3000 -30 -35 500 1000

Figure 11. RF1 Return Loss



Figure 12. RF2 Return Loss



Figure 13. Linearity: 50  $\Omega$  Impedance





Figure 14. Package Drawing (mm)



**Table 7. Ordering Information** 

| Order Code             | Part Marking | Description                | Package                                         | Shipping Method |
|------------------------|--------------|----------------------------|-------------------------------------------------|-----------------|
| 4280-52                | 4280         | PE4280G-20QFN 4x4 mm-3000C | Green 20-lead 4x4 mm QFN, Matte Tin Lead Finish | 3000 units/T&R  |
| PE4280MLIAA<br>Green   | 4280         | PE4280-20QFN 4x4 mm-75     | 20-lead 4x4 mm QFN, NiPdAu Lead Finish          | 75 units/Tube   |
| PE4280MLIAA-Z<br>Green | 4280         | PE4280-20QFN 4x4 mm-3000   | 20-lead 4x4 mm QFN, NiPdAu Lead Finish          | 3000 units/T&R  |
| EK4280-01              | PE4280-EK    | PE4280-20QFN 4x4 mm-EK     | Evaluation Kit                                  | 1/Box           |



#### Sales Contact and Information

### For Sales and contact information please visit www.psemi.com.

<u>Advance Information:</u> The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. <u>Preliminary Specification:</u> The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice ediction.

displaying the property of the prop in order to supply the best possible product. <u>Product Specification:</u> The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

party.

Peregrine's products are not designed or intended for use in devices or nded for surgical implant, or in other applications intended to support or sustain life, or in a which the failure of the Peregrine product could create a situation in which personal injury of liability for damages, including consequential or incidental damage. nt occur. Peregrine assumes no of the use of its products in such

raCMOS HaRP MultiSwitch and DuNE are mentioned herein are the property of

©2010-2011 Peregrine Semiconductor Corp. All rights reserved.