# PE42446

# **Evaluation Kit User's Manual**



High-isolation UltraCMOS© SP4T RF Switch, 10 MHz–8.5 GHz



©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121



# **Table of Contents**

| Introduction                  | 3  |
|-------------------------------|----|
| Evaluation Kit Overview       |    |
| Document Overview             | 3  |
| EVK Contents and Requirements | 3  |
| Kit Contents                  | 3  |
| Hardware Requirements         | 3  |
| Quick Start Guide             |    |
|                               |    |
| Evaluation Board Overview     |    |
| Evaluation Board Schematic    | 5  |
| Bill of Materials             |    |
| Hardware Configuration        |    |
| Pin Configuration             |    |
| EVK Connector Configuration   | 9  |
| Absolute Maximum RF Ratings   |    |
| SP4T Control Logic            |    |
| Hardware Operation            |    |
| Technical Resources           | 12 |
|                               |    |



## Introduction

The PE42446 is a HaRP™ technology-enhanced SP4T RF switch designed for use in 4G/5G wireless infrastructure and other high performance RF applications. It consists of four symmetric RF ports with very high isolation up to 8.5 GHz and is available in a 24-lead 4 × 4 mm LGA package.

The PE42446 is manufactured on pSemi's UltraCMOS® process, a patented variation of silicon-on-insulator (SOI) technology. pSemi's HaRP technology enhancements deliver high isolation, linearity and excellent harmonics performance.

The PE42446 evaluation kit (EVK) is intended and made available for evaluation and testing purposes only.

#### **Evaluation Kit Overview**

The PE42446 evaluation kit (EVK) is a hardware platform that allows you to easily test the SP4T RF switch. For more information about the PE42446, see the *PE42446 Data Sheet*.

#### **Document Overview**

This *PE42446 Evaluation Kit (EVK) User's Manual* includes information about the hardware required to control and evaluate the high-isolation SP4T RF switch functionality.

## **EVK Contents and Requirements**

#### Kit Contents

Table 1 lists the hardware required for evaluation.

Table 1. EVK Contents

| Quantity | Description                                                                                | Part Number  |
|----------|--------------------------------------------------------------------------------------------|--------------|
| 1        | PE42446 High-isolation UltraCMOS© SP4T RF Switch, 10 MHz–8.5 GHz evaluation board assembly | PRT-82543-01 |

#### Hardware Requirements

To test the performance of the evaluation board, you will need the following test equipment:

- Vector network analyzer
- Vector signal generator
- Signal/spectrum analyzer

You will also need  $50\Omega$  loads to terminate any unused RF connectors.

**Warning**: The PE42446 EVK contains components that could be damaged by exposure to voltages higher than the maximum specified voltage, including voltages produced by electrostatic discharges. Handle the board in accordance with procedures for handling static-sensitive components. Avoid applying excessive voltages to the power supply terminals, or to signal inputs and outputs.

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Page 3 www.psemi.com DOC-115910-1 – (07/2025)



# **Quick Start Guide**

The evaluation board is designed to ease your evaluation of the PE42446. This section guides you through the hardware configuration and testing procedures.

## **Evaluation Board Overview**

The evaluation board EVB is assembled with the following:

- PE42446 high-isolation SP4T RF switch
- Two PCB headers
- Seven SMA connectors



Figure 1. PE42446 Evaluation Board Assembly

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121



### **Evaluation Board Schematic**



Figure 2. PE42446 Evaluation Board Schematic

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Page 5 www.psemi.com DOC-115910-1 – (07/2025)



### **Bill of Materials**

Table 2. PE42446 Evaluation Board Bill of Materials

| Component                                        | Value  | Manufacturer                          | Part number        | Description                                  | Size                  |
|--------------------------------------------------|--------|---------------------------------------|--------------------|----------------------------------------------|-----------------------|
| C1, C2, C3, C4                                   | 100 pF | Panasonic<br>Electronic<br>Components | ECJ-1VC1H101J      | CAP, SMD, CER,<br>C0G                        | 0603 (1608<br>Metric) |
| C5                                               | 1.0 uF | Murata<br>Corporation                 | GRM188R7YA105MA12D | CAP, SMD, CER,<br>XR7                        | 0603 (1608<br>Metric) |
| C7                                               | 22 pF  | Murata<br>Corporation                 | GCM1555C1H220JA16D | CAP, SMD, CER,<br>C0G                        | 0402 (1005<br>Metric) |
| J1                                               | -      | Sullins Connector<br>Solutions        | PBC01DABN          | CONN,<br>Rectangular<br>Connectors, 2<br>Pin | 1                     |
| J2                                               | -      | Sullins Connector<br>Solutions        | PBC04DAAN          | CONN,<br>Rectangular<br>Connectors, 8<br>Pin | 1                     |
| PCB1                                             | -      | pSemi<br>Corporation                  | PRT-82544-01       | PCB                                          | -                     |
| RF1, RF2, RF3,<br>RF4, RFC,<br>RFCAL1,<br>RFCAL2 | ŀ      | Cinch<br>Connectivity                 | 142-0701-801       | SMA, SMD,<br>Jack, 50 Ohm                    | I                     |
| R1, R4, R7                                       | 1 ΜΩ   | Xicon                                 | 301-1.0M-RC        | RES, SMD, Thick<br>Film                      | 0603 (1608<br>Metric) |
| R2, R3, R5, R7                                   | 0 Ω    | Stackpole<br>Electronics              | RMCF0603ZT0R00     | RES, SMD, Thick<br>Film                      | 0603 (1608<br>Metric) |
| R8                                               | 0 Ω    | Panasonic                             | ERJ-2GE0R00X       | RES, SMD, Thick<br>Film                      | 0402 (1005<br>Metric) |
| U1                                               | _      | pSemi<br>Corporation                  | PE42446            | SP4T RF switch                               | 4 × 4 mm              |

Page 6 www.psemi.com DOC-115910-1 – (07/2025)



## Hardware Configuration

When testing the PE42446 evaluation board, the RF signals, DC power and control signals are easily connected using J1, J2, RFC, and RF1–4 on the PCB assembly.



Figure 3. PE42446 Block Diagram

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Page 7 www.psemi.com DOC-115910-1 – (07/2025)



# Pin Configuration

Figure 4 shows the PE42446 pin map for the 24-lead  $4 \times 4$  mm LGA package, and Table 3 lists the description for each pin.



Figure 4. PE42446 Pin Configuration (Top View)

Table 3. PE42446 Pin Descriptions

| Pin number                            | Pin name | Description                               |  |
|---------------------------------------|----------|-------------------------------------------|--|
| 1,2,3,4,6,7,9,10,12,13,15,20,21,23,24 | GND      | Ground                                    |  |
| 5(*)                                  | RF4      | RF port 4                                 |  |
| 8(*)                                  | RF3      | RF port 3                                 |  |
| 11(*)                                 | RF2      | RF port 2                                 |  |
| 14(*)                                 | RF1      | RF port 1                                 |  |
| 16                                    | VDD      | Supply voltage                            |  |
| 17                                    | V1       | Digital control logic input 1             |  |
| 18                                    | V2       | Digital control logic input 2             |  |
| 19                                    | V3       | Digital control logic input 3             |  |
| 22                                    | RFC      | RF common                                 |  |
| 25                                    | GND      | Exposed pad. Ground for proper operation. |  |

Note:

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Page 8 www.psemi.com DOC-115910-1 – (07/2025)

<sup>\*</sup> RF pins 5, 8, 11, and 14 must be at 0 VDC. These RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met.



# **EVK Connector Configuration**

Table 4. Evaluation Board DC, Logic, and RF Signal Interface

| Connector | Name | Description                   | Min<br>VDC | Typ<br>VDC | Max<br>VDC | RF input<br>power CW<br>(dBm) |
|-----------|------|-------------------------------|------------|------------|------------|-------------------------------|
| J1-1      | GND  | Ground                        | _          | 0          | _          | _                             |
| J1-2      | GND  | Ground                        | _          | 0          | -          | _                             |
| J2-1      | V3   | Digital control logic input 3 | 0          | _          | 3.6        | _                             |
| J2-2      | GND  | Ground                        | _          | 0          | -          | _                             |
| J2-3      | V2   | Digital control logic input 2 | 0          | _          | 3.6        | _                             |
| J2-4      | GND  | Ground                        | _          | 0          | _          | _                             |
| J2-5      | V1   | Digital control logic input 1 | 0          | _          | 3.6        | _                             |
| J2-6      | GND  | Ground                        | _          | 0          | _          | _                             |
| J2-7      | VDD  | Supply voltage                | 2.3        | 3.3        | 5.5        | _                             |
| J2-8      | GND  | Ground                        | _          | 0          | -          | _                             |
| RFC       | RFC  | RF common                     | _          | -          | -          | +21                           |
| RF1       | RF1  | RF port 1                     | _          | _          | _          | +21                           |
| RF2       | RF2  | RF port 2                     | _          | -          | -          | +21                           |
| RF3       | RF3  | RF port 3                     | _          | _          | _          | +21                           |
| RF4       | RF4  | RF port 3                     | _          | _          | _          | +21                           |
| RFCAL1    | _    | Thru                          | _          | _          | _          | _                             |
| RFCAL2    | _    | Thru                          | _          | _          | _          | _                             |

# Absolute Maximum RF Ratings

Table 5. Absolute Maximum RF Ratings

| Parameter                                                                                     | Max | Unit |
|-----------------------------------------------------------------------------------------------|-----|------|
| RF input RMS power, RFx to RFC, hot switching, LTE PAR 9 dB, frequency = 3.8 GHz @ 105 °C     | +29 | dBm  |
| RF input RMS power, RFx to RFC, hot switching, LTE PAR 9 dB, frequency = 3.8 GHz @ 125 °C     | +26 | dBm  |
| RF input RMS power terminated port, hot switching, LTE PAR 9 dB, frequency = 3.8 GHz @ 105 °C | +29 | dBm  |
| RF input RMS power terminated port, hot switching, LTE PAR 9 dB, frequency = 3.8 GHz @ 125 °C | +26 | dBm  |

Page 9 www.psemi.com DOC-115910-1 – (07/2025)



# **SP4T Control Logic**

Table 6 lists the PE42446 control logic truth table.

Table 6. PE42446 Truth Table

| ON port               | V3 | V2 | V1 |
|-----------------------|----|----|----|
| RF4 on <sup>(*)</sup> | 0  | 0  | 0  |
| RF1 on                | 0  | 0  | 1  |
| RF2 on                | 0  | 1  | 0  |
| RF3 on                | 0  | 1  | 1  |
| RF4 on                | 1  | 0  | 0  |
| All off               | 1  | 0  | 1  |
| All off               | 1  | 1  | 0  |
| All off               | 1  | 1  | 1  |

Note:

Table 7 lists the PE42446 2-pin control logic truth table.

Table 7. PE42446 2-pin Control Truth Table

| Mode                  | V2 | V1 |
|-----------------------|----|----|
| RF4 on <sup>(*)</sup> | 0  | 0  |
| RF1 on                | 0  | 1  |
| RF2 on                | 1  | 0  |
| RF3 on                | 1  | 1  |

Note:

<sup>\*</sup> Pin 19 (V3) must be grounded for 2-pin control. You can use 2-pin control if All Off mode is not required.

<sup>\*</sup> Pin 19 (V3) must be grounded for 2-pin control. You can use 2-pin control if All Off mode is not required.



## **Hardware Operation**

This section includes the general guidelines for operating the EVK. To configure the EVK and achieve optimal performance, follow these steps for the power-up sequence:

- 1. Before you power-up the EVK, verify that no RF signal is applied to the RFC and RFx connectors.
- 2. Set VDD to 3.3V.
- 3. Set the V1, V2, and V3 logic for the preferred RF path, as listed in Table 6.
- **4.** The device is safe to operate after 30 μs.
- **5.** Terminate the unused RF ports with 50  $\Omega$  loads.
- **6.** Apply the preferred RF signal to the preferred path (RFC to RFx).
- 7. The maximum RF input is +34 dBm.

Page 11 www.psemi.com DOC-115910-1 – (07/2025)



## **Technical Resources**

For any technical inquiries regarding the evaluation kit, see the applications support at www.psemi.com (for the fastest response) or call +1-858-731-9400.

Trademarks are subject to trademark claims.

#### Sales Contact

For additional information, contact Sales at sales@psemi.com.

#### **Disclaimers**

The information in this document is believed to be reliable. However, pSemi assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. pSemi's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the pSemi product could create a situation in which personal injury or death might occur. pSemi assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

#### Patent Statement

pSemi products are protected under one or more of the following U.S. patents: patents: psemi.com

### Copyright and Trademarks

©2025, pSemi Corporation. All rights reserved. The Peregrine Semiconductor name, Peregrine Semiconductor logo and UltraCMOS are registered trademarks and the pSemi name, pSemi logo, HaRP and DuNE are trademarks of pSemi Corporation in the U.S. and other countries.

## Corporate Headquarters

9369 Carroll Park Drive, San Diego, CA, 92121 USA +1-858-731-9400

©2025, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Evaluation Kit User's Manual www.psemi.com DOC-115910-1 - (07/2025)